

# **MONOLITHIC 6-CHANNEL H BRIDGE DRIVER**

#### DESCRIPTION

NEC

The  $\mu$ PD168102 is a monolithic 6-channel H bridge driver IC consisting of a CMOS controller and a MOS output stage. Because it uses a MOS process, this driver IC consumes less current and loses less voltage at the output stage than conventional driver ICs that use bipolar transistors. In addition, the  $\mu$ PD168102 employs P-channel MOSFETs in its output stage, eliminating the need for an on-chip the charge pump circuit. Therefore, the current consumption during circuit operation can be significantly reduced.

Of the six output channels, four channels are voltage drive type and two channels are current drive type (voltage drive is also possible). The current drive method of the  $\mu$ PD168102 is the output chopping method, which realizes lower power consumption drive than the conventional high-power-dissipation linear drive method.

The  $\mu$ PD168102 is housed in a 48-pin WQFN to decrease the mounting area and height. The  $\mu$ PD168102 can simultaneously drive two stepper motors and two DC motors and is ideal for the motor driver of digital still cameras.

#### FEATURES

- O Six H bridge circuits employing power MOSFETs
- O Voltage drive type: 4 channels, current drive type (constant current chopping type): 2 channels
- O Low current consumption due to elimination of charge pump circuit
- O Input logic frequency: 100 kHz supported
- O 3 V power supply supported
  - Minimum operating supply voltage: 2.5 V
- O Low voltage malfunction prevention circuit Internal circuit shutdown at V<sub>DD</sub> < 2.5 V
- O On-chip overheat protection circuit
- O 48-pin WQFN (7 mm  $\times$  7 mm)

#### **ORDERING INFORMATION**

| Part Number     | Package                                  |
|-----------------|------------------------------------------|
| μPD168102K9-5B4 | 48-pin plastic WQFN (7 mm $\times$ 7 mm) |

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.

# **PIN FUNCTIONS**

Package: 48-pin WQFN (7 mm  $\times$  7 mm)

| Pin No.        | Pin Name          | Pin Function                                       |
|----------------|-------------------|----------------------------------------------------|
| 1              | BRKsel            | Stop mode switching pin when output open           |
| 2              | Vdd               | Control block power supply pin                     |
| 3              | PGND              | Output GND pin                                     |
| 4              | OUT <sub>1B</sub> | Ch 1 output pin                                    |
| 5              | V <sub>M1</sub>   | Ch 1 output block power supply pin                 |
| 6              | OUT <sub>1A</sub> | Ch 1 output pin                                    |
| 7              | PGND              | Output block GND pin                               |
| 8              | OUT <sub>2B</sub> | Ch 2 output pin                                    |
| 9              | V <sub>M2</sub>   | Ch 2 output block power supply pin                 |
| 10             | OUT <sub>2A</sub> | Ch 2 output pin                                    |
| 11             | PGND              | Output block GND pin                               |
| 12             | DGND              | Control block GND pin                              |
| 13             | ISEN5             | Ch 5 current sense signal input pin                |
| 14             | CL₅               | Ch 5 reference voltage input pin                   |
| 15             | V <sub>M5</sub>   | Ch 5 output block power supply pin                 |
| 16             | OUT <sub>5B</sub> | Ch 5 output pin                                    |
| 17             | RF₅               | Ch 5 sense resistor connection pin                 |
| 18             | OUT5A             | Ch 5 output pin                                    |
| 19             | V <sub>M5</sub>   | Ch 5 output block power supply pin                 |
| 20             | Vм6               | Ch 6 output block power supply pin                 |
| 21             | OUT <sub>6B</sub> | Ch 6 output pin                                    |
| 22             | RF6               | Ch 6 sense resistor connection pin                 |
| 23             | OUT <sub>6A</sub> | Ch 6 output pin                                    |
| 24             | Vм6               | Ch 6 output block power supply pin                 |
| 25             | CL <sub>6</sub>   | Ch 6 reference voltage input pin                   |
| 26             | ISEN6             | Ch 6 current sense signal input pin                |
| 27             | PGND              | Output block GND pin                               |
| 28             | OUT3A             | Ch 3 output pin                                    |
| 29             | Vмз               | Ch 3 output block power supply pin                 |
| 30             | OUT <sub>3B</sub> | Ch 3 output pin                                    |
| 31             | PGND              | Output block GND pin                               |
| 32             | OUT <sub>4A</sub> | Ch 4 output pin                                    |
| 33             | V <sub>M4</sub>   | Ch 4 output block power supply pin                 |
| 34             | OUT <sub>4B</sub> | Ch 4 output pin                                    |
| 35             | PGND              | Output block GND pin                               |
| 36             | Visel             | Voltage/current control switching pin (ch 5, ch 6) |
| 37             | IN <sub>12</sub>  | Ch 6 input pin                                     |
| 38             | IN12              | Ch 6 input pin                                     |
| 39             | IN10              | Ch 5 input pin                                     |
| 40             | IN9               | Ch 5 input pin                                     |
| 40             | IN <sub>8</sub>   | Ch 4 input pin                                     |
| 41             | IN8<br>IN7        | Ch 4 input pin                                     |
| 42             | IN7<br>IN6        | Ch 3 input pin                                     |
| 43             | IN6<br>IN5        |                                                    |
|                | IN5<br>IN4        | Ch 3 input pin                                     |
|                | 11114             | Ch 2 input pin                                     |
| 45             | INL.              | Ch 2 input pip                                     |
| 45<br>46<br>47 | IN3<br>IN2        | Ch 2 input pin<br>Ch 1 input pin                   |

Caution Multiple pins with the same function must all be connected.

#### IN<sub>1</sub> IN<sub>2</sub> INз IN<sub>4</sub> IN<sub>5</sub> IN<sub>6</sub> IN<sub>7</sub> IN8 IN<sub>9</sub> **IN**10 IN11 IN12 43 41 48 47 46 45 44 42 40 39 38 37 BRKsel 1 36 VIsel Ch 4 Ch 5 Ch 1 Ch 2 Ch 3 Ch 6 1§ \_\_\_\_\_ controller controller controller controller controller controller 2 35 PGND $V_{\text{DD}}$ ₹ ₹ ₩ Š · ≶ ş ş Ş Ş ≷ ≷ ≷ ≷ ≩ ₩₩ PGND 3 OUT<sub>4B</sub> 34 OUT<sub>1B</sub> 4 33 **V**м4 Ch 4 Ch 1 H bridge V<sub>M1</sub> 5 H bridge 32 OUT<sub>4A</sub> circuit circuit OUT<sub>1A</sub> 6 31 PGND PGND 7 30 OUT<sub>3B</sub> Ch 3 OUT<sub>2B</sub> 8 H bridge 29 Vмз Ch 5 circuit controller Ch 2 ¥. H bridge 28 OUT<sub>3A</sub> V<sub>M2</sub> 9 Ch 6 TSD circuit controller CMP5 CMP6 OUT<sub>1A</sub> 10 27 PGND UVLO PGND 11 26 **I**SEN6 Ch 5 Ch 6 H bridge H bridge DGND 12 25 CL<sub>6</sub> circuit circuit **\_**\_\_\_ 15 16 17 18 19 20 24 13 14 21 22 23 CL<sub>6</sub> V<sub>M5</sub> OUT<sub>5B</sub> RF₅ OUT<sub>5A</sub> Vм5 **V**м6 OUT<sub>6B</sub> RF6 OUT<sub>6A</sub> Vм6 SEN5

#### **BLOCK DIAGRAM**

Caution Multiple pins with the same function must all be connected. The motor power supply pins V<sub>M1</sub> and V<sub>M2</sub>, and V<sub>M3</sub> and V<sub>M4</sub> are internally connected, so be sure to apply the same potential to them.

## **EXAMPLE OF STANDARD CONNECTION**



This circuit diagram is shown as an example of connection, and is not intended for mass production design.

# FUNCTION OPERATION TABLE

The logic of each channel is shown in the table below.

|       | Input                  | Input                   |      | tput | Output Status                     | Operating Mode of |  |
|-------|------------------------|-------------------------|------|------|-----------------------------------|-------------------|--|
| Visel | IN1, 3, 5,<br>7, 9, 11 | IN2, 4, 6,<br>8, 10, 12 | OUTA | OUTB |                                   | Ch 5 and Ch 6     |  |
| L     | L                      | L                       | Z    | Z    | Stopped (output open, standby)    | Voltage control   |  |
|       | L                      | Н                       | L    | н    | Reverse (OUTB $\rightarrow$ OUTA) | output            |  |
|       | Н                      | L                       | Н    | L    | Forward (OUTA $\rightarrow$ OUTB) |                   |  |
|       | Н                      | Н                       | L    | L    | Stopped (short brake)             |                   |  |
| н     | L                      | L                       | Z    | Z    | Stopped (output open)             | Constant current  |  |
|       | L                      | Н                       | L    | н    | Reverse (OUTB $\rightarrow$ OUTA) | chopping          |  |
|       | Н                      | L                       | Н    | L    | Forward (OUTA $\rightarrow$ OUTB) |                   |  |
|       | н                      | Н                       | L    | L    | Stopped (short brake)             |                   |  |

#### I/O Truth Table for Channels 1 to 6

H: High level, L: Low level, Z: High impedance

Constant current chopping is possible for channels 5 and 6.

When VIsel is set to high level, if the voltage becomes higher than the reference voltage (external input) and the current becomes higher than the current set by the feedback resistor, the output can be forcibly chopped. When VIsel is set to low level, channels 5 and 6 function in the same way as channels 1 to 4.

#### Standby function

The  $\mu$ PD168102 realizes a standby function by combining the input signals.

By setting all the control input signals of channels 1 to 6 to low level, a standby mode in which the current consumption of the internal circuit is suppressed is entered. Note that the output status is high impedance (output open).

#### **BRKsel** pin function

By using the logic of BRKsel, whether the function that prevents the motor power supply rising in the Hi-Z output status (input L, L) is enabled or disabled can be selected. Refer to the truth table below.

#### **BRKsel Truth Table**

| BRKsel | Function                                                                                                                                                                                     |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L      | Hi-Z status                                                                                                                                                                                  |
| Н      | Regenerates output current using an internal channel. An internal timer is incorporated, through which the regeneration period is set for approx. 1 ms, and then the Hi-Z status is entered. |

# ABSOLUTE MAXIMUM RATINGS (TA = 25°C: MOUNTED ON GLASS EPOXY BOARD 100 mm $\times$ 100 mm $\times$ 1 mm, COPPER FILM AREA: 15%)

| Parameter                                     | Symbol               | Conditions             | Ratings                      | Unit |
|-----------------------------------------------|----------------------|------------------------|------------------------------|------|
| Supply voltage                                | VDD                  | Control block          | –0.5 to +6.0                 | V    |
|                                               | Vм                   | Motor block            | -0.5 to +6.0                 |      |
| Input voltage                                 | VIN                  |                        | -0.5 to V <sub>DD</sub> +0.5 | V    |
| Output pin voltage                            | Vout                 | Ch 1 to ch 4           | 6.2                          | V    |
|                                               |                      | Ch 5, ch 6             | 5.7                          |      |
| DC output current 1 (ch 1 to ch 4)            | ID(DC)1              | DC                     | ±0.3                         | A/ch |
| DC output current 2 (ch 5, ch 6)              | ID(DC)2              | DC                     | ±0.5                         | A/ch |
| Instantaneous output current 1 (ch 1 to ch 4) | D(pulse)1            | PW < 10 ms, duty ≤ 20% | ±0.6                         | A/ch |
| Instantaneous output current 2 (ch 5, ch 6)   | D(pulse)2            | PW < 10 ms, duty ≤ 20% | ±1.0                         | A/ch |
| Power consumption                             | Р⊤                   |                        | 1.0                          | W    |
| Peak junction temperature                     | T <sub>CH(MAX)</sub> |                        | 150                          | °C   |
| Storage temperature                           | Tstg                 |                        | –55 to +150                  | °C   |

# RECOMMENDED OPERATING CONDITIONS (TA = 25°C: MOUNTED ON GLASS EPOXY BOARD 100 mm $\times$ 100 mm $\times$ 1 mm, COPPER FILM AREA: 15%)

| Parameter                                     | Symbol               | Conditions                  | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------|----------------------|-----------------------------|------|------|------|------|
| Supply voltage                                | VDD                  | Control block               | 2.5  |      | 5.5  | V    |
|                                               | νм                   | Motor block                 | 2.7  |      | 5.5  | V    |
| Input voltage                                 | VIN1                 |                             | 0    |      | VDD  | V    |
|                                               | VIN2                 | CL pin                      | 0.1  |      | 0.5  | V    |
| DC output current 1 (ch 1 to ch 4)            | ID(DC)1              | DC                          | -0.2 |      | +0.2 | A/ch |
| DC output current 2 (ch 5, ch 6)              | ID(DC)2              | DC                          | -0.4 |      | +0.4 | A/ch |
| Instantaneous output current 1 (ch 1 to ch 4) | D(pulse)1            | PW < 10 ms, duty $\leq$ 20% | -0.4 |      | +0.4 | A/ch |
| Instantaneous output current 2 (ch 5, ch 6)   | D(pulse)2            | PW < 10 ms, duty $\leq$ 20% | -0.8 |      | +0.8 | A/ch |
| Logic input frequency                         | fın                  |                             |      |      | 100  | kHz  |
| Operating temperature range                   | TA                   |                             | -10  |      | 85   | °C   |
| Peak junction temperature                     | T <sub>CH(MAX)</sub> |                             |      |      | 125  | °C   |

| Parameter                                         | Symbol   | Conditions                                                                                                                                                      | MIN.                      | TYP. | MAX.                       | Unit |
|---------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|----------------------------|------|
| VDD pin current in standby mode                   | IDD(STB) |                                                                                                                                                                 |                           |      | 1.0                        | μA   |
| VDD pin current when operating                    | IDD(ACT) |                                                                                                                                                                 |                           |      | 1.0                        | mA   |
| Input current, high                               | Ін       | $V_{\text{IN}} = V_{\text{DD}}$                                                                                                                                 |                           |      | 60                         | μA   |
| Input current, low                                | lı∟      | V <sub>IN</sub> = 0                                                                                                                                             | -1.0                      |      |                            | μA   |
| Input pull-down resistor                          | RIND     |                                                                                                                                                                 | 50                        |      | 200                        | kΩ   |
| Input voltage, high                               | VIH      | $2.5~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                                                           | $0.7\times V_{\text{DD}}$ |      |                            | V    |
| Input voltage, low                                | VIL      | $2.5~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                                                           |                           |      | $0.3 \times V_{\text{DD}}$ | V    |
| H bridge on-resistance 1 (ch 1 to ch 4)           | Ron1     | $I_M = 0.2 A$ , sum of the top<br>and bottom stages                                                                                                             |                           | 1.5  | 2.0                        | Ω    |
| H bridge on-resistance 2 (ch 5, ch 6)             | Ron2     | $I_M = 0.4 A$ , $RF_5$ , $RF_6 = 0 V$ ,<br>sum of the top and bottom<br>stages                                                                                  |                           | 1.0  | 1.5                        | Ω    |
| Output leakage current                            | Im(off)  | Per V <sub>M</sub> pin, $V_M = 5.5$ V, all control pins are low level                                                                                           |                           |      | 10                         | μA   |
| Current detection comparator offset voltage       | Vco      | Vcl = 0.1 V                                                                                                                                                     | -10                       |      | 10                         | mV   |
| Detection voltage at low voltage                  | VDDS     |                                                                                                                                                                 |                           |      | 2.5                        | V    |
| Output turn-on time                               | ton      | $R_M = 20 \Omega$ , see Figure 1                                                                                                                                |                           | 0.7  | 2.0                        | μs   |
| Output turn-off time                              | toff     |                                                                                                                                                                 |                           | 0.2  | 0.5                        | μs   |
| All-off time at mode change                       | tнız     |                                                                                                                                                                 | 50                        |      |                            | ns   |
| Rise time                                         | tr       | $R_M = 20 \Omega$ , see Figure 1                                                                                                                                |                           | 0.3  |                            | μs   |
| Fall time                                         | tr       |                                                                                                                                                                 |                           | 0.1  |                            | μs   |
| Current detection comparator operation delay time | tco∟     | $ \begin{array}{l} V_{\text{CL}} = 0.1 \ V, \ V_{\text{ISEN}} = 0 \ V \longleftrightarrow \\ 0.2 \ V, \ \text{see} \ \textbf{Figure} \ \textbf{2} \end{array} $ |                           | 0.4  | 1.0                        | μs   |

The overheat protection circuit operates at  $T_{ch} > 150^{\circ}C$ . In the overheat protected status, all outputs are high impedance.

In the standby mode, the overheat protection circuit and the low-voltage malfunction prevention circuit do not operate.

# SWITCHING CHARACTERISTICS WAVEFORMS

## Figure 1. H Bridge Switching Waveform

(1) IN2 = Low level



# (2) IN2 = High level



A high impedance period of approx. 50 ns is secured to prevent through current when switching the mode.

Figure 2. Current Detection Comparator Switching Waveform



# TOTAL POWER DISSIPATION AND OPERATING AMBIENT TEMPERATURE CHARACTERISTICS



**Remark** When the operating ambient temperature is 25°C or lower, power application up to 1 W is possible. When the operating ambient temperature is higher than 25°C, perform derating in accordance with the above figure. In addition, when at 85°C (operating ambient temperature recommended condition), power application up to 0.52 W is possible.

# CHARACTERISTICS CURVES



## CHARACTERISTICS CURVES



Data Sheet S15301EJ1V0DS

# CHARACTERISTICS CURVES



# PACKAGE DRAWING

# 48-PIN PLASTIC WQFN (7x7)



P48K9-50-5B4

# **RECOMMENDED SOLDERING CONDITIONS**

The  $\mu$ PD168102 should be soldered and mounted under the following recommended conditions.

For details of the recommended soldering conditions, refer to the document **Semiconductor Device Mounting Technology Manual (C10535E)**. For soldering methods and conditions other than those recommended below, contact an NEC sales representative.

#### Surface Mounting Type Soldering Conditions

| Soldering Method | Soldering Conditions                                                                                                                                                                                                                                                                              | Recommended<br>Condition Symbol |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Infrared reflow  | Package peak temperature: 260°C, Time: 60 seconds max. (at 220°C or higher),<br>Count: Three times or less, Exposure limit: 3 days <sup>Note</sup> (after that, prebake at 125°C<br>for 10 hours), Flux: Rosin-based flux with low chlorine content (chlorine 0.2 Wt%<br>or below) is recommended | IR60-103-3                      |

Note After opening the dry pack, store it at 25°C or less and 65% RH or less for the allowable storage period.

Caution Do not use different soldering methods together (except for partial heating).

# NOTES FOR CMOS DEVICES

# **①** PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

#### Note:

Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

#### **②** HANDLING OF UNUSED INPUT PINS FOR CMOS

#### Note:

No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

# **③** STATUS BEFORE INITIALIZATION OF MOS DEVICES

#### Note:

Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

- The information in this document is current as of February, 2002. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data books, etc., for the most up-to-date specifications of NEC semiconductor products. Not all products and/or types are available in every country. Please check with an NEC sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this document.
- NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC semiconductor products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these
  circuits, software and information in the design of customer's equipment shall be done under the full
  responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third
  parties arising from the use of these circuits, software and information.
- While NEC endeavours to enhance the quality, reliability and safety of NEC semiconductor products, customers
  agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize
  risks of damage to property or injury (including death) to persons arising from defects in NEC
  semiconductor products, customers must incorporate sufficient safety measures in their design, such as
  redundancy, fire-containment, and anti-failure features.
- NEC semiconductor products are classified into the following three quality grades:
   "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products
   developed based on a customer-designated "quality assurance program" for a specific application. The
   recommended applications of a semiconductor product depend on its quality grade, as indicated below.
   Customers must check the quality grade of each semiconductor product before using it in a particular
   application.
  - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC semiconductor products is "Standard" unless otherwise expressly specified in NEC's data sheets or data books, etc. If customers wish to use NEC semiconductor products in applications not intended by NEC, they must contact an NEC sales representative in advance to determine NEC's willingness to support a given application.

(Note)

(1) "NEC" as used in this statement means NEC Corporation and also includes its majority-owned subsidiaries.
(2) "NEC semiconductor products" means any semiconductor product developed or manufactured by or for NEC (as defined above).